Title :
Novel thinning/backside passivation for substrate coupling depression of 3D IC
Author :
Kwon, Woonseong ; Lee, Jaesik ; Lee, Vincent ; Seetoh, Justin ; Yeo, Yenchen ; Khoo, YeeMong ; Ranganathan, Nagarajan ; Teo, Keng Hwa ; Gao, Shan
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
Abstract :
The building blocks of the 3-D IC integration technology are Through-Silicon Via (TSV) fabrication/implementation, thin wafer handling, low-temperature backside TSV revealing process, and electrical redistribution or connection of vertical circuitry or ICs. Of these elements, the scheme for wafer thinning and backside passivation is a crucial technology element of 3D integration. In this paper, novel backside via revealing and passivation for 3D IC application is proposed with newly developed process integration. Si/Cu CMP process is applied to overcome the practical limitations on the uniformity of the backside thinning originated from the blind thinning process. As such, the height variations associated with via etch non-uniformity and glue, carrier and grinding TTV´s (Total Thickness Variation) are flattened out. In order to protrude the TSV from the backside, we demonstrated new spin wet etchback process with well-controlled repeatability, reduced process defect and copper contamination. For the low-k thick dielectric layer application (without photo-litho), Insulation layer on the back side is deposited over the protruded portion of the TSV structure. The deposited insulation layer is removed and TSV area is again exposed. The process for removing this insulation layer is the plasma etching or CMP polish.
Keywords :
chemical mechanical polishing; copper; elemental semiconductors; low-k dielectric thin films; silicon; sputter etching; three-dimensional integrated circuits; 3D IC integration technology; CMP polish; Si-Cu; TSV fabrication-implementation; blind thinning process; electrical redistribution; etch nonuniformity; height variations; insulation layer deposition; low-k thick dielectric layer application; low-temperature backside TSV revealing process; plasma etching; substrate coupling depression; thin wafer handling; thinning-backside passivation; through-silicon via; total thickness variation; wafer thinning; Copper; Dielectrics; Insulation; Passivation; Silicon; Three dimensional displays; Through-silicon vias;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2011 IEEE 61st
Conference_Location :
Lake Buena Vista, FL
Print_ISBN :
978-1-61284-497-8
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2011.5898694