Title :
Modeling of electromigration in through-silicon-via based 3D IC
Author :
Pak, Jiwoo ; Pathak, Mohit ; Lim, Sung Kyu ; Pan, David Z.
Author_Institution :
ECE Dept., Univ. of Texas at Austin, Austin, TX, USA
Abstract :
Electromigration (EM) is a critical problem for interconnect reliability of modern IC design, especially as the feature size becomes smaller. In 3D IC technology, the EM problem becomes more severe due to drastic dimension mismatches between metal wires, through-silicon-vias (TSVs), and landing pads. Meanwhile, the thermo-mechanical stress due to TSV can further interact with EM and shorten the lifetime of the structure. However, there is very little study on EM issues with respect to TSV for 3D ICs. In this paper, we perform detailed and systematic studies on: (1) EM lifetime modeling of TSV structure, (2) impact of TSV stress on EM lifetime of BEOL wires, and (3) EM-robust design guidelines for TSV-based 3D ICs. Our results show EM-induced lifetime of TSV structure and neighboring wire largely depend on the TSV-induced stress. Also, lifetime of a wire can vary significantly depending on the relative position with the nearby TSV.
Keywords :
electromigration; integrated circuit design; integrated circuit interconnections; integrated circuit modelling; integrated circuit reliability; three-dimensional integrated circuits; 3D IC design; BEOL wire; EM-robust design guideline; IC interconnection; IC reliability; electromigration modeling; landing pad; thermomechanical stress; through-silicon-via; Atomic measurements; Current density; Metals; Stress; Three dimensional displays; Through-silicon vias; Wires;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2011 IEEE 61st
Conference_Location :
Lake Buena Vista, FL
Print_ISBN :
978-1-61284-497-8
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2011.5898698