DocumentCode :
1731392
Title :
Interfacial reliability and micropartial stress analysis between TSV and CPB through NIT and MSA
Author :
Lee, Gyujei ; Kim, Yu-hwan ; Jeon, Suk-woo ; Byun, Kwang-Yoo ; Kwon, Dongil
Author_Institution :
PKG R&D, Hynix Semicond. Inc., Icheon, South Korea
fYear :
2011
Firstpage :
1436
Lastpage :
1443
Abstract :
As Moore predicted in 1965, the scale of microelectronic devices continues to diminish at tremendous speed, and today the limitations of conventional 2D scaling make such 3D applications as TSV (through-silicon via) and high-stacked thin-die packaging technologies extremely attractive. However, their complicated structures and thermal-cycled processes generate enormous interfacial stresses. In particular, TSV-to-CPB (copper pillar bump)-stacked structures manufactured under various processing conditions have serious stress-induced reliability problems: stresses can be high enough to cause delaminated or open-crack failures. Many technologies have been developed for measuring residual stress, but destructive techniques such as the hole-drilling and cutting methods are too bulky to use at microscales and non-destructive techniques such as XRD (X-ray diffraction), BN (Barkhausen noise) and the curvature method using the Stoney equation yield averaged results that are inappropriate in the local assessment of TSV and CPB interfaces. NIT (nanoinstrumented indentation testing), on the other hand, offers many advantages since it can give a micropartial characterization of stress using the load difference between samples with different residual stresses at the same depth. Here we introduce an algorithm to measure the micropartial residual stress between CPB and TSV through nanoinstrumented indentation testing. To verify our measured outputs, we observe cross-sectioned microstructure of TSV and CPB using an ion miller and ion-beam image by FIB (focused ion beam), and discuss the textures of variously structured and processed TSV and CPB interfaces. In addition, we used finite element analysis (ABSYS) to simulate the stress distribution around them. Our study will, we hope, be useful in reliability-based quantitative design by defining keep-out zones between TSVs.
Keywords :
X-ray diffraction; finite element analysis; integrated circuit packaging; integrated circuit reliability; internal stresses; nanoindentation; stress analysis; three-dimensional integrated circuits; BN; Barkhausen noise; FIB; MSA; NIT; Stoney equation; TSV-to-CPB-stacked structures; X-ray diffraction; XRD; copper pillar bump; curvature method; cutting methods; finite element analysis; focused ion beam; high-stacked thin-die packaging technology; hole- drilling; interfacial reliability; ion miller; ion-beam image; microelectronic devices; micropartial residual stress; micropartial stress analysis; nanoinstrumented indentation testing; nondestructive techniques; open-crack failures; stress-induced reliability problem; through-silicon via; Analytical models; Copper; Residual stresses; Silicon; Strain; Through-silicon vias; 3DI (3-dimensional integration); Grain growth model; Micropartial residual stress; NIT (nanoinstrumented indentation testing); TSV (through silicon via);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2011 IEEE 61st
Conference_Location :
Lake Buena Vista, FL
ISSN :
0569-5503
Print_ISBN :
978-1-61284-497-8
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2011.5898700
Filename :
5898700
Link To Document :
بازگشت