DocumentCode :
1731704
Title :
Wafer-scale microdevice transfer/interconnect: from a new integration method to its application in an afm-based data-storage system
Author :
Despont, M. ; Drechsler, U. ; Yu, R. ; Pogge, H.B. ; Vettiger, P.
Author_Institution :
Zurich Res. Lab., IBM Res., Ruschlikon, Switzerland
Volume :
2
fYear :
2003
Firstpage :
1907
Abstract :
We have developed a robust, CMOS back end of the line (BEOL) compatible, wafer-scale device transfer and interconnect method for batch fabricating system on chip (SOC) that are especially suitable for MEMS or VLSI-MEMS applications. We have applied this method to transfer arrays of 4096 freestanding cantilevers with good cantilever flatness control and high-density vertical electrical interconnects to the receiver wafer (typically CMOS). Such an array is used in a highly parallel scanning-probe-based data-storage system called the "Millipede". A very high integration density has been achieved even at wafer-scale transfer thanks to the interlocking nature of the interconnect structure, which provides easy alignment with an accuracy of 2 /spl mu/m. The typical integration density is 100 canti-levers/mm/sup 2/ and 300 electrical interconnects/mm/sup 2/. Note that only the cantilevers, not a chip with cantilevers, are transferred and, unlike flip-chip technology, our method preserves the device orientation which is crucial for MEMS applications, where often the MEMS device should have access to its environment (in our case, the cantilever tips are in contact with the storage media). After device transfer, the system is mechanically and electrically stable up to at least 500 /spl deg/C, allowing post-transfer wafer processing.
Keywords :
CMOS integrated circuits; VLSI; integrated circuit interconnections; micromechanical devices; system-on-chip; 500 degC; BEOL; CMOS back end of the line; MEMS device; VLSI; afm-based data-storage system; canti-levers; electrical interconnects; flatness control; flip-chip technology; freestanding cantilevers; high-density vertical electrical interconnects; interconnect structure; post-transfer wafer processing; receiver wafer; scanning-probe-based data-storage system; system on chip fabrication; transfer arrays; wafer-scale device transfer method; wafer-scale microdevice interconnect method; wafer-scale transfer; CMOS technology; Integrated circuit interconnections; Micromechanical devices; Multicore processing; Optical device fabrication; Stacking; Thermal expansion; Thermal stresses; Transducers; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TRANSDUCERS, Solid-State Sensors, Actuators and Microsystems, 12th International Conference on, 2003
Conference_Location :
Boston, MA, USA
Print_ISBN :
0-7803-7731-1
Type :
conf
DOI :
10.1109/SENSOR.2003.1217164
Filename :
1217164
Link To Document :
بازگشت