Title :
LED packaging using silicon substrate with cavities for phosphor printing and copper-filled TSVs for 3D interconnection
Author :
Zhang, Rong ; Lee, S. W Ricky ; Xiao, David Guowei ; Chen, Haiying
Author_Institution :
Electron. Packaging Lab., Hong Kong Univ. of Sci. & Technol., Hong Kong, China
Abstract :
A novel wafer level packaging process for phosphor converted LED is presented in this paper. The core of this process is the fabrication of a silicon substrate with cavities for phosphor printing and through-silicon copper pillars for 3D interconnection. A double-side polished 4-inch wafer is used as the substrate. In the present process, DRIE is applied to the back side of the silicon wafer firstly for forming blind vias. The next step is to perform DRIE from the front side to create cavities for LED chip mounting and phosphor printing. Copper is then electroplated to fill the blind vias to form copper pillars. After the copper plating, KOH etching is applied to the front side to further etch the cavities in order to expose the embedded copper pillars. Afterwards, solder is plated on the exposed tips of copper pillars at the bottom of the cavities. Finally, the copper overburden on the back side of the wafer is patterned as the redistribution layer for the next level of interconnection. Subsequent to the fabrication of silicon substrate, blue LEDs are flip-chip mounted on the pre-plated solder bumps in the cavities. Reflow soldering is then conducted to fix the LED chips. Following an epoxy dispensing process, yellow phosphor powder is printed into the cavity for color tuning. The pre-dispensed epoxy is then UV-cured to serve as the phosphor powder binder and the LED chip encapsulant. The present configuration offers a structure with low profile and compact footprint for LED wafer level packaging. The fabrication process is described in detail in this paper.
Keywords :
copper; etching; flip-chip devices; integrated circuit interconnections; light emitting diodes; silicon; three-dimensional integrated circuits; wafer level packaging; 3D interconnection; Cu; DRIE; KOH etching; LED packaging; Si; TSV; UV-cured; blind vias; color tuning; double-side polished wafer; epoxy dispensing process; flip-chip; optical predispensed epoxy; phosphor powder binder; phosphor printing; preplated solder bumps; size 4 in; wafer level packaging process; Cavity resonators; Copper; Etching; Light emitting diodes; Phosphors; Silicon; Substrates;
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2011 IEEE 61st
Conference_Location :
Lake Buena Vista, FL
Print_ISBN :
978-1-61284-497-8
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2011.5898727