DocumentCode :
1733795
Title :
An Automatic Post Silicon Clock Tuning System for Improving System Performance based on Tester Measurements
Author :
Nagaraj, Kelageri ; Kundu, Sandip
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Massachusetts, Amherst, MA
fYear :
2008
Firstpage :
1
Lastpage :
8
Abstract :
Optical shrink for process migration, manufacturing process variation and dynamic voltage control leads to clock skew as well as path delay variation in a manufactured chip. Since such variations are difficult to predict in pre-silicon phase, tunable clock buffers have been used in several microprocessor designs. The buffer delays are tuned to improve maximum operating clock frequency of a design. This however shifts the burden of finding tuning settings for individual clock buffers to the test process. In this paper, we describe a process for using Boolean tester measurements for determining the settings of the tunable buffers. The results show that frequency improvements of 10% or more are possible by appropriate setting of tunable clock buffers.
Keywords :
buffer circuits; clocks; Boolean tester measurements; automatic post silicon clock tuning system; buffer delays; dynamic voltage control; manufacturing process; maximum operating clock frequency; microprocessor designs; optical shrink; process migration; tester measurements; Automatic testing; Clocks; Delay; Frequency; Manufacturing processes; Optical buffering; Optical tuning; Silicon; System performance; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2008. ITC 2008. IEEE International
Conference_Location :
Santa Clara, CA
ISSN :
1089-3539
Print_ISBN :
978-1-4244-2402-3
Electronic_ISBN :
1089-3539
Type :
conf
DOI :
10.1109/TEST.2008.4700565
Filename :
4700565
Link To Document :
بازگشت