DocumentCode :
1734069
Title :
VLSI design for fault-dictionary based testability
Author :
Miller, Charles D.
fYear :
1988
Firstpage :
195
Lastpage :
198
Abstract :
The fault-dictionary approach to isolating failures in digital circuits provides inferior isolation accuracy compared to that which is now generally attained with other isolation methods. This limitation is particularly apparent when circuits which use bidirectional bus configurations are being tested. For this reason, fault-dictionary-based isolation has serious economic implications when testing digital circuits which use expensive VLSI or HSIC devices. However, by incorporating relatively minor circuit additions into the design of VLSI and HSIC devices, the normal set/scan or equivalent testability pins can additionally serve to improve actual fault-isolation accuracy. The described additions for improving fault-dictionary-based fault isolation require little semiconductor area, and one configuration even serves to prevent bus-drive conflicts
Keywords :
VLSI; automatic testing; fault location; integrated circuit testing; integrated logic circuits; logic design; logic testing; HSIC; VLSI; VLSI design; bidirectional bus configurations; digital circuits; fault-dictionary based testability; fault-isolation; Circuit faults; Circuit testing; Computer errors; Digital circuits; Isolation technology; Logic devices; Logic testing; Pins; System testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
AUTOTESTCON '88. IEEE International Automatic Testing Conference, Futuretest. Symposium Proceedings
Conference_Location :
Minneapolis, MN
Type :
conf
DOI :
10.1109/AUTEST.1988.9609
Filename :
9609
Link To Document :
بازگشت