DocumentCode :
1734448
Title :
Multi-path fan-shaped compliant off-chip interconnects
Author :
Lee, Robert E. ; Okereke, Raphael ; Sitaraman, Suresh K.
Author_Institution :
Comput.-Aided Simulation of Packaging Reliability (CASPaR) Lab., Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2011
Firstpage :
2141
Lastpage :
2145
Abstract :
With the introduction of on-chip low-K dielectric materials, it is increasingly important to reduce on-chip stresses so that the low-K dielectric material will not crack or delaminate. One way to reduce the thermo-mechanical stresses is to introduce compliant structures between the die and the substrate and thus to decouple the die from the substrate. Thus, mechanically compliant interconnects have been pursued by several researchers to decouple the die from the substrate and to increase the reliability of the chip-substrate assembly. In this work, we report the design, the fabrication, and the modeling of innovative multi-path fan-shaped off-chip compliant interconnects. The proposed interconnects can be fabricated at the wafer-level and are cost-effective, can be of fine pitch and scalable, and will have redundant electrical paths. Fan-shaped interconnects with two, three, or four arcs have been designed. In these interconnects, the outer ends of the arcs will be connected to the die pad through columns, while the center or hub of the arcs will be connected to the substrate pad through solder. Through mechanical simulations, it is seen that the interconnects will have a compliance that is several orders of magnitude greater than the compliance of typical solder bump interconnects. Scaled prototypes of the interconnects have been fabricated, and load versus displacement for these interconnects have been experimentally measured. Simulations were also carried out through the entire range of deformation as in experiments, and it is seen that the simulation results have similar trends as the experimental data. Based on this study, it appears that multi-path fan-shaped interconnects could potentially offer a new suite of compliant interconnects for further study and research.
Keywords :
assembling; dielectric materials; fine-pitch technology; integrated circuit interconnections; integrated circuit reliability; low-k dielectric thin films; solders; thermomechanical treatment; chip-substrate assembly; die pad; electrical path; fine pitch; mechanical simulation; mechanically compliant interconnects; multi-path fan-shaped off-chip compliant interconnects; on-chip low-K dielectric material; on-chip stress; reliability; solder bump interconnects; thermo-mechanical stress; wafer-level fabrication; Clamps; Fixtures; Force; Polymers; Prototypes; Spline; Substrates; Chip-to-substrate interconnects; compliant interconnects; multi-path interconnect; wafer-level packaging (WLP);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components and Technology Conference (ECTC), 2011 IEEE 61st
Conference_Location :
Lake Buena Vista, FL
ISSN :
0569-5503
Print_ISBN :
978-1-61284-497-8
Electronic_ISBN :
0569-5503
Type :
conf
DOI :
10.1109/ECTC.2011.5898815
Filename :
5898815
Link To Document :
بازگشت