Title :
An efficient architecture of DCTQ module in MPEG-4 video codec
Author :
Suh, Kibum ; Park, SeongMo ; Kim, Seongmin ; Koo, Bontae ; Kim, Iglyun ; Kim, Kyungsoo ; Cho, HanJin
Author_Institution :
Electron. Eng. Dept., Woosong Univ., Taejeon, South Korea
fDate :
6/24/1905 12:00:00 AM
Abstract :
In this paper, a VLSI architecture for DCTQ module, which consists of 2D-DCT, quantization, AC/DC prediction block, scan conversion, inverse quantization and 2D-IDCT, is presented. The architecture of the DCTQ is designed to handle a macroblock data within 1064 cycles and suitable for MPEG-4 video codec handling CIF image formats. Only single 1-D DCT/IDCT cores are used for the design instead of 2-D DCT/IDCT, respectively. 1-bit serial distributed arithmetic architecture is adopted for 1-D DCT/IDCT to reduce the hardware area in this architecture. As the result, the maximum utilization of hardware can be achieved, and power consumption can be minimized. The proposed design is operated on 27 MHz clock. The area is 50 % smaller than the previous methods with 2D-DCT and IDCT. The experimental results show that the accuracy of DCT and IDCT meet the IEEE specification.
Keywords :
VLSI; discrete cosine transforms; distributed arithmetic; quantisation (signal); video codecs; 1 bit; 1D DCT/IDCT core; 27 MHz; 2D-DCT; 2D-IDCT; AC/DC prediction block; CIF image format; DCTQ module; MPEG-4 video codec; VLSI architecture; inverse quantization; quantization; scan conversion; serial distributed arithmetic architecture; Arithmetic; Clocks; Discrete cosine transforms; Energy consumption; Hardware; Image converters; MPEG 4 Standard; Quantization; Very large scale integration; Video codecs;
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
DOI :
10.1109/ISCAS.2002.1009956