DocumentCode :
1736459
Title :
I/sub DDQ/ testing of a 180 MHz HP PA-RISC microprocessor with redundancy programmed caches
Author :
Meneghini, Thomas ; Josephson, Doug
Author_Institution :
Hewlett-Packard Co., Fort Collins, CO, USA
fYear :
1997
Firstpage :
44
Lastpage :
51
Abstract :
The Hewlett-Packard PA7300LC is a 180 MHz PA-RISC microprocessor consisting of 1.2 million core logic transistors and 8 million cache transistors. The design of the power distribution network for this chip allowed independent measurement of the I/sub DDQ/ current for both the cache and the core logic of the chip. A test method was developed whereby it was possible to distinguish cache I/sub DDQ/ data resulting from a cache that was free from defects or was repaired through redundancy programming. The authors collected I/sub DDQ/ data from over fifty thousand parts and an analysis of this data is presented along with some conclusions.
Keywords :
computer testing; 180 MHz; 3.3 V; HP PA-RISC microprocessor; Hewlett-Packard; I/sub DDQ/ data; I/sub DDQ/ testing; PA7300LC; chip power distribution network; redundancy programmed caches; Capacitance; Circuit testing; Josephson junctions; Logic design; Logic programming; Logic testing; Microprocessors; Power measurement; Power supplies; Rails;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IDDQ Testing, 1997. Digest of Papers., IEEE International Workshop on
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-8186-8123-3
Type :
conf
DOI :
10.1109/IDDQ.1997.633012
Filename :
633012
Link To Document :
بازگشت