DocumentCode
1736632
Title
Formulation of INL and DNL yield estimation in current-steering D/A converters
Author
Cong, Yonghua ; Geige, Randall L.
Author_Institution
Semicond. Products Sector, Motorola Inc., Tempe, AZ, USA
Volume
3
fYear
2002
fDate
6/24/1905 12:00:00 AM
Abstract
Current source mismatch is a major source of nonlinearity in current-steering digital-to-analog converters (DAC). In order to achieve a given linearity specification at a given yield level, it is essential that the designer determine the:: minimum required matching accuracy of the unit current sources. Monte-Carlo simulations are very time-consuming and provide the designer with little insight to choose proper DAC architectures and make tradeoff between design specifications. The limited mathematical formulations that have appeared in the literature are based on nonstandard linearity definitions or oversimplifying statistical assumptions. In this paper, simple formulas are obtained that accurately describe the relationship between nonlinearity, bits of resolution, minimum required matching accuracy, and yield, which make it possible to optimize the DAC structure and achieve high performance with less cost and power consumption.
Keywords
constant current sources; digital-analogue conversion; impedance matching; integrated circuit yield; low-power electronics; DAC architectures; DNL; INL; bits of resolution; current source mismatch; current-steering D/A converters; design specifications; linearity specification; matching accuracy; nonlinearity; power consumption; unit current sources; yield estimation; Calibration; Cost function; Digital-analog conversion; Energy consumption; Gaussian distribution; Linearity; Signal processing; Signal resolution; Voltage; Yield estimation;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN
0-7803-7448-7
Type
conf
DOI
10.1109/ISCAS.2002.1010182
Filename
1010182
Link To Document