DocumentCode :
1737850
Title :
Transistors optimization of CMOS logic structures for high performance IC
Author :
Delaurenti, M. ; Graziano, M. ; Masera, G. ; Piccinini, G. ; Zamboni, M.
Author_Institution :
Dipartimento di Elettronica, Politecnico di Torino, Italy
fYear :
1999
fDate :
22-24 Nov. 1999
Firstpage :
157
Lastpage :
160
Abstract :
In a high-performance IC design, the need for carefully optimized basic gates has become essential. The guidelines for the optimization procedure in high-performance digital circuits include both the limitations of integrated area and the increasing speed, but power consumption must also be considered with increasing care in current applications. This paper describes the structure of an optimization tool developed using some different algorithms, in particular those that permit multi-objective optimization. The aim is to have an optimization tool which is flexible to variable constraints, to the introduction of new parameters and to developing algorithms with different qualities and performances.
Keywords :
CMOS logic circuits; MOSFET; circuit CAD; circuit optimisation; integrated circuit design; logic CAD; CMOS logic structures; IC design; digital circuits; high performance IC; integrated area; multi-objective optimization; optimization algorithms; optimization procedure guidelines; optimization tool; optimized basic gates; power consumption; transistor optimization; variable constraints; CMOS integrated circuits; CMOS logic circuits; Constraint optimization; Crosstalk; Delay; Design optimization; Energy consumption; Guidelines; Logic design; Performance evaluation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 1999. ICM '99. The Eleventh International Conference on
Print_ISBN :
0-7803-6643-3
Type :
conf
DOI :
10.1109/ICM.2000.884829
Filename :
884829
Link To Document :
بازگشت