Title :
On error models for RTL security evaluations
Author :
Vanhauwaert, P. ; Maistri, P. ; Leveugle, R. ; Papadimitriou, A. ; Hely, D. ; Beroulle, V.
Author_Institution :
TIMA Lab., Univ. Grenoble Alpes, Grenoble, France
Abstract :
Evaluating early at design time the level of security achieved with respect to fault-based hardware attacks requires understanding and accurately modeling the faults that can actually occur in a circuit under attack. Attacks with lasers can produce single or multiple-bit errors, while having a local impact in the circuit. This paper discusses several fault or error models that can be considered at design time and summarizes experimental results providing some insights into the consequences of the model chosen for evaluation.
Keywords :
cryptography; integrated circuit design; integrated circuit modelling; integrated circuit reliability; RTL security evaluations; circuit under attack; error models; fault-based hardware attacks; integrated circuits; multiple-bit errors; Circuit faults; Computational modeling; Integrated circuit modeling; Laser beams; Laser modes; Security; error models; hardware security; laser attacks;
Conference_Titel :
Design & Technology of Integrated Systems In Nanoscale Era (DTIS), 2014 9th IEEE International Conference On
Conference_Location :
Santorini
DOI :
10.1109/DTIS.2014.6850666