Title :
Power consumption analysis for mesh based FPGA
Author :
Chtourou, Sonda ; Marrakchi, Z. ; Abid, Mohamed ; Mehrez, H.
Author_Institution :
CES Res. Lab., Univ. of Sfax, Sfax, Tunisia
Abstract :
This paper presents the power consumption analysis of two different routing architectures for mesh based FPGAs. The first architecture uses bidirectional Switch Box (SB) implemented using back-to-back tri-state drivers. The second one uses bidirectional SB implemented using tri-states and multiplexers. This paper highlights and experimentally demonstrates the benefit that can be reached by using multiplexers instead of back-to-back tri-state. In fact, total power consumption is reduced by around 23.5% with 0,13 μm technology which provides transistor with low leakage power and realizes 47% power savings with 0,18 μm technology. This benefit is due to a reduction in term of leakage power consumed by routing resource.
Keywords :
field programmable gate arrays; multiplexing equipment; network routing; power consumption; bidirectional switch box; leakage power reduction; mesh based FPGA; multiplexers; power consumption analysis; power estimation model; routing architectures; size 0.13 mum; size 0.18 mum; Field programmable gate arrays; Multiplexing; Power demand; Power dissipation; Routing; Switches; Wires; FPGA; architecture; power consumption; power estimation model;
Conference_Titel :
Design & Technology of Integrated Systems In Nanoscale Era (DTIS), 2014 9th IEEE International Conference On
Conference_Location :
Santorini
DOI :
10.1109/DTIS.2014.6850671