DocumentCode :
1739991
Title :
Test point insertion for compact test sets
Author :
Geuzebroek, M.J. ; Van der Linden, J. Th ; van de Goor, A.J.
Author_Institution :
Dept. of Electr. Eng., Delft Univ. of Technol., Netherlands
fYear :
2000
fDate :
2000
Firstpage :
292
Lastpage :
301
Abstract :
Efficient production testing is frequently hampered because (cores in) current complex digital circuit designs require too large test sets, even with powerful ATPG tools that generate compact test sets. Built-in Self-Test approaches often suffer from fault coverage problems, due to random-resistant faults, which can be improved successfully by means of Test Point Insertion (TPI). In this paper, we evaluate the effect of TPI for BIST on the compactness of ATPG generated test sets and it turns out that most often a significant test set size reduction can be obtained. We also propose a novel TPI method, specifically aimed at facilitating compact test generation, based on the `´test counting´ technique. Experimental results indicate that the proposed method results in even larger and moreover more consistent reduction of test set sizes
Keywords :
automatic test pattern generation; built-in self test; digital integrated circuits; integrated circuit testing; logic testing; production testing; ATPG generated test sets; BIST; built-in self-test; compact test set generation; compact test sets; complex digital circuit designs; production testing; test counting technique; test point insertion; test set size reduction; Automatic test pattern generation; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Logic testing; Semiconductor device testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 2000. Proceedings. International
Conference_Location :
Atlantic City, NJ
ISSN :
1089-3539
Print_ISBN :
0-7803-6546-1
Type :
conf
DOI :
10.1109/TEST.2000.894217
Filename :
894217
Link To Document :
بازگشت