DocumentCode :
1742125
Title :
Switching noise analysis framework for high speed logic families
Author :
Delaurenti, M. ; Graziano, M. ; Masera, G. ; Piccini, G. ; Zamboni, Maurizio
Author_Institution :
VLSI Lab., Politecnico di Torino, Italy
fYear :
2001
fDate :
2001
Firstpage :
524
Lastpage :
530
Abstract :
Switching noise and ultra deep sub-micron designs is assuming increasing proportions due to decreased rise times, scaled features sizes and interconnect complexity. Moreover, to achieve higher frequencies the use of different logic families is explored, where contribution in terms of noise generation is not completely defined. In the paper we report some results from a detailed simulation sequence performed to define clearly the influence of technological parameters and of the use of different logic families with respect to noise generation. The aim is to use this information in a developing CAD tool for switching noise free placement
Keywords :
VLSI; cellular arrays; circuit CAD; high-speed integrated circuits; integrated circuit interconnections; integrated circuit noise; logic CAD; logic simulation; CAD tool; high speed logic families; interconnect complexity; rise times; scaled features sizes; simulation sequence; switching noise analysis; switching noise free placement; technological parameters; ultra deep sub-micron designs; Circuit noise; Crosstalk; Frequency; Integrated circuit interconnections; Integrated circuit noise; Logic; Noise generators; Noise reduction; Power systems; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2001. Fourteenth International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-7695-0831-6
Type :
conf
DOI :
10.1109/ICVD.2001.902711
Filename :
902711
Link To Document :
بازگشت