DocumentCode :
1743153
Title :
Critical issues of wafer level chip scale package (WLCSP) with emphasis on cost analysis and solder joint reliability
Author :
Lau, John H.
Author_Institution :
Express Packaging Syst. Inc., Palo Alto, CA, USA
fYear :
2000
fDate :
2000
Firstpage :
33
Lastpage :
46
Abstract :
Some of the critical issues of wafer level chip scale package (WLCSP) are discussed in this investigation. Emphasis is placed on the cost analysis of WLCSP through the important parameters such as wafer-level redistribution, wafer bumping, and wafer-level underfilling. Useful and simple equations in terms of these parameters are also provided. Furthermore, the effects of microvia build-up layers on the solder joint reliability of WLCSP on printed circuit boards (PCB) through creep responses such as deformation, hysteresis loops, and stress and strain are presented. Only solder-bumped WLCSPs with pad-redistribution are considered in this study
Keywords :
assembling; chip scale packaging; costing; creep; elastic hysteresis; encapsulation; integrated circuit interconnections; integrated circuit reliability; internal stresses; soldering; PCB; WLCSP; cost analysis; creep responses; deformation; hysteresis loops; microvia build-up layers; pad-redistribution; printed circuit boards; solder joint reliability; solder-bumped WLCSPs; strain; stress; wafer bumping; wafer level chip scale package; wafer-level redistribution; wafer-level underfilling; Capacitive sensors; Chip scale packaging; Costs; Creep; Equations; Hysteresis; Printed circuits; Soldering; Stress; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Manufacturing Technology Symposium, 2000. Twenty-Sixth IEEE/CPMT International
Conference_Location :
Santa Clara, CA
ISSN :
1089-8190
Print_ISBN :
0-7803-6482-1
Type :
conf
DOI :
10.1109/IEMT.2000.910706
Filename :
910706
Link To Document :
بازگشت