Title :
Combinational equivalence checking using Boolean satisfiability and binary decision diagrams
Author :
Reda, Sherief ; Salem, Ashraf
Author_Institution :
Comput. & Syst. Eng. Dept., Ain Shams Univ., Cairo, Egypt
Abstract :
Most recent combinational equivalence checking techniques are based on exploiting circuit similarity. In this paper, we focus on circuits with no internal equivalent nodes or after internal equivalent nodes have been identified and merged. We present a new technique integrating Boolean satisfiability and binary decision diagrams. The proposed approach is capable of solving verification instances that neither of the previous techniques was capable of solving. The efficiency of the proposed approach is shown through its application on hard to prove industrial circuits and the ISCAS´85 benchmark circuits
Keywords :
Boolean algebra; binary decision diagrams; circuit optimisation; combinational circuits; formal verification; logic CAD; Boolean satisfiability; ISCAS´85 benchmark circuits; binary decision diagrams; combinational equivalence checking; industrial circuits; logic synthesis; Automatic test pattern generation; Binary decision diagrams; Boolean functions; Circuit simulation; Circuit synthesis; Data structures; Decision trees; Engines; Graphics; Signal processing;
Conference_Titel :
Design, Automation and Test in Europe, 2001. Conference and Exhibition 2001. Proceedings
Conference_Location :
Munich
Print_ISBN :
0-7695-0993-2
DOI :
10.1109/DATE.2001.915011