DocumentCode :
1744884
Title :
Multiplier-less IIR filter synthesis algorithms to trade-off the delay and the number of adders
Author :
Kang, Hyeong-Ju ; Park, In-Cheol
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
Volume :
2
fYear :
2001
fDate :
6-9 May 2001
Firstpage :
693
Abstract :
As the complexity of digital filters is dominated by the number of multiplications, many works have focused on minimizing the complexity of multiplier blocks that compute the constant coefficient multiplications required in filters. Although the complexity of multiplier blocks is significantly reduced by using efficient techniques such as decomposing multiplications into simple operations and sharing common subexpressions, previous works have not considered the delay of multiplier blocks which is a critical factor in the design of complex filters. In this paper, we present algorithms to minimize the complexity of multiplier blocks under the given delay constraints and apply them to infinite impulse response (IIR) filter synthesis. By analyzing multiplier blocks in view of delay, three delay reduction methods are proposed and combined into previous algorithms. Since the proposed algorithms can generate multiplier blocks that meet the specified delay, a trade-off between delay and hardware complexity is enabled by changing the delay constraints. Experimental results show that the proposed algorithms can reduce the delay of multiplier blocks at the cost of a little increase in complexity
Keywords :
IIR filters; adders; delays; digital arithmetic; digital filters; IIR filter synthesis algorithms; adders; delay constraints; delay reduction methods; digital filters; hardware complexity; infinite impulse response filters; multiplier block complexity reduction; multiplier-less IIR filter; Added delay; Adders; Algorithm design and analysis; Digital filters; Digital signal processing; Energy consumption; Finite impulse response filter; Hardware; IIR filters; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
Type :
conf
DOI :
10.1109/ISCAS.2001.921165
Filename :
921165
Link To Document :
بازگشت