DocumentCode :
1745116
Title :
Noise-reducing loop in multi-bit Σ-Δ modulators
Author :
Wang, Zhenghong ; Ling, Xieting
Author_Institution :
ASIC & Syst. State Key Lab., Fudan Univ., Shanghai, China
Volume :
1
fYear :
2001
fDate :
6-9 May 2001
Firstpage :
284
Abstract :
In a single-stage multi-bit Σ-Δ modulator, the implementation of the multi-bit quantizer is often area and power consuming. When the bits of the quantizer increase, the scale of the circuit may increase exponentially and soon become practically impossible. In this paper, a new architecture, the noise-reducing loop, is proposed. It employs a quantizer with only a few bits and achieves much better performance which can only be achieved by using a huge quantizer in the conventional modulators. If accompanied with the dynamic quantization algorithm, the modulator can trace the change of the input signal and achieve near optimal performance adaptively in different working conditions
Keywords :
integrated circuit noise; quantisation (signal); sigma-delta modulation; dynamic quantization algorithm; input signal; multi-bit quantizer; multi-bit sigma-delta modulators; near optimal performance; noise-reducing loop; Application specific integrated circuits; Chirp modulation; Circuit noise; Delta modulation; Delta-sigma modulation; Digital modulation; Feedback; Noise level; Quantization; Signal resolution;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
Type :
conf
DOI :
10.1109/ISCAS.2001.921848
Filename :
921848
Link To Document :
بازگشت