DocumentCode :
1745148
Title :
Clock-jitter induced distortion in high speed CMOS switched-current segmented digital-to-analog converters
Author :
Gonzalez, J.L. ; Alarcón, Edtrard
Author_Institution :
Dept. of Electron. Eng., Univ. Politecnica de Catalunya, Barcelona, Spain
Volume :
1
fYear :
2001
fDate :
6-9 May 2001
Firstpage :
512
Abstract :
The design of high-speed CMOS current-steering (sometimes called switched-current) segmented DAC converters requires an optimal segmentation to balance area and performance requirements. In this paper a new design criteria is introduced based on the effects of the clock-jitter in the DAC spectral performance measured through the SFDR. The study of the clock-jitter produced both by a random process, independent of the input sequence, and by the dI/dt noise originated in the binary to thermometer decoder is presented. In this later case the clock-jitter is not independent from the input sequence and is related with the number of input bits assigned to the thermometer code segment. Simulation results providing design guidelines for selecting the proper segmentation are also given
Keywords :
CMOS integrated circuits; clocks; digital-analogue conversion; electric distortion; high-speed integrated circuits; integrated circuit design; integrated circuit noise; switched current circuits; timing jitter; IC design; binary-to-thermometer decoder; clock jitter; current-steering DAC; distortion; high-speed CMOS switched-current segmented digital-to-analog converter; noise; spurious-free dynamic range; Broadband communication; Circuit simulation; Clocks; Decoding; Design engineering; Digital-analog conversion; Guidelines; Random processes; Sampling methods; Switching converters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
Type :
conf
DOI :
10.1109/ISCAS.2001.921905
Filename :
921905
Link To Document :
بازگشت