DocumentCode :
1745191
Title :
Cycle time optimization by timing driven placement with simultaneous netlist transformations
Author :
Hartje, Heizdrik ; Neumann, I. ; Stoffel, Dominik ; Kunz, Wolfgang
Author_Institution :
Fault Tolerant Comput. Group, Potsdam Univ., Germany
Volume :
5
fYear :
2001
fDate :
2001
Firstpage :
359
Abstract :
We present new concepts to integrate logic synthesis and physical design. Our methodology uses general Boolean transformations as known from technology-independent synthesis, and a recursive bi-partitioning placement algorithm. In each partitioning step, the precision of the layout data increases. This allows effective guidance of the logic synthesis operations for cycle time optimization. An additional advantage of our approach is that no complicated layout corrections are needed when the netlist is changed
Keywords :
Boolean functions; circuit layout CAD; circuit optimisation; logic CAD; logic partitioning; timing; cycle time optimization; general Boolean transformations; layout data; logic synthesis; recursive bi-partitioning placement algorithm; simultaneous netlist transformations; technology-independent synthesis; timing driven placement; Circuit synthesis; Delay estimation; Design optimization; Fault tolerance; Integrated circuit interconnections; Logic circuits; Logic design; Partitioning algorithms; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
Type :
conf
DOI :
10.1109/ISCAS.2001.922059
Filename :
922059
Link To Document :
بازگشت