DocumentCode :
1745292
Title :
A hardware design approach for merge-sorting network
Author :
Huang, Chun-Yueh ; Yu, Gwo-Jeng ; Liu, Bin-Da
Author_Institution :
Dept. of Electron. Eng., Kung Shan Univ. of Technol., Taiwan
Volume :
4
fYear :
2001
fDate :
6-9 May 2001
Firstpage :
534
Abstract :
In this paper, a hardware design methodology for merge-sorting networks, which uses a fixed size Batcher´s sorting network, a data memory module and a memory addressing controller, is proposed. In this method, only by adjusting the data flow of the memory addressing controller, the amount of sorting data can be extended easily. Particularly, the adjustment of data flow is quite regular. Therefore, the proposed method has the following merits: low complexity of parallel sorting networks, low hardware fabrication cost, high extensibility, high regularity and no extra data memory space needed. For verifying the proposed approach, a 128-item merge-sorting network has been designed and simulated by Verilog VHDL
Keywords :
data flow computing; hardware description languages; merging; sorting; Verilog VHDL; data flow; data memory module; fixed size Batcher sorting network; hardware design; memory addressing controller; merge-sorting network; parallel sorting network; Costs; Data engineering; Design engineering; Design methodology; Fabrication; Hardware design languages; Image processing; Random access memory; Size control; Sorting;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
Type :
conf
DOI :
10.1109/ISCAS.2001.922292
Filename :
922292
Link To Document :
بازگشت