DocumentCode :
1745302
Title :
Multi-level low swing voltage values for low power design applications
Author :
Rjoub, A. ; Alrousan, M. ; Jarrah, O. ; Koufopavlou, O.
Author_Institution :
Dept. of Comput. Eng., Jordan Univ. of Sci. & Technol., Irbid, Jordan
Volume :
4
fYear :
2001
fDate :
6-9 May 2001
Firstpage :
590
Abstract :
A new low-power design method based on multiple low swing internal voltage values is proposed in this paper. It can be applied in logic circuits, which are designed with different logic family techniques such as Complementary Pass Transistor Logic (CPL), Domino Logic and Cascade Voltage Switch Logic (CVSL). The goal of this method is the reduction of the circuit power dissipation, with only a negligible increase in the area, without a reduction in the circuit operating speed. This is achieved with the replacement of a number of selected full swing voltage circuit components by low swing voltage components. The application of the proposed technique in a CPL 4-bit multiplier proved that 70% power dissipation reduction was achieved, with 30% area overhead, and no reduction in the circuit speed
Keywords :
logic design; low-power electronics; multiplying circuits; 4 bit; cascade voltage switch logic; complementary pass transistor logic; domino logic; logic circuit; low-power design; multi-level low swing voltage; multiplier; power dissipation; Application software; Design engineering; Inverters; Logic circuits; Logic design; Low voltage; MOSFETs; Power dissipation; Power engineering computing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
Type :
conf
DOI :
10.1109/ISCAS.2001.922306
Filename :
922306
Link To Document :
بازگشت