DocumentCode :
1745326
Title :
Evaluation of substrate noise in CMOS and low-noise logic cells
Author :
Albuquerque, Edgar F M ; Silva, Manuel M.
Author_Institution :
INESC, Lisbon, Portugal
Volume :
4
fYear :
2001
fDate :
6-9 May 2001
Firstpage :
750
Abstract :
The substrate noise generated by conventional CMOS and by different low-noise logic families is investigated by computer simulation of the circuits extracted from the layouts including the resistive substrate model. A widely used 0.8 μm CMOS technology is considered. It is found that, in small cells, the noise reduction with respect to CMOS is only significant in cells with complementary outputs. In large driver cells, considerable noise reduction can be obtained (without complementary outputs). One of the low-noise families, however, exhibits large noise for high supply wire inductance (in the examples here, with 2 V supply voltage, the noise is even higher than for CMOS cells, for inductance above 10 nH)
Keywords :
CMOS logic circuits; cellular arrays; inductance; integrated circuit modelling; integrated circuit noise; logic simulation; 0.8 micron; 2 V; CMOS; complementary outputs; large driver cells; low-noise logic cells; noise reduction; resistive substrate model; substrate noise; supply wire inductance; CMOS logic circuits; CMOS technology; Circuit noise; Computer simulation; Driver circuits; Inductance; Noise generators; Noise reduction; Semiconductor device modeling; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
Type :
conf
DOI :
10.1109/ISCAS.2001.922346
Filename :
922346
Link To Document :
بازگشت