DocumentCode :
1745338
Title :
A new PLL design for clock management applications
Author :
Brynjolfson, I. ; Zilic, Zeljko
Author_Institution :
Dept. of Electr. Eng., McGill Univ., Montreal, Que., Canada
Volume :
4
fYear :
2001
fDate :
6-9 May 2001
Firstpage :
814
Abstract :
We describe a novel Phase-Locked Loop (PLL) design for clock management applications. Such PLLs should operate over a wide range of frequencies, have tight constraints on jitter, power consumption and acquisition time, while being dynamically programmable by software means. In addition to the conventional fine tuning loop, the PLL has a coarse tuning loop to control the operating range by varying the number of delay cells in the voltage controlled oscillator (VCO). As a result, the VCO bandwidth is extended, operation is limited to the linear region and jitter is reduced. Low-power design of the VCO, including length controller is presented. This PLL design also reduces the complexity of dynamic software control by eliminating VCO length adjustment from outside control
Keywords :
circuit tuning; clocks; low-power electronics; phase locked loops; programmable circuits; voltage-controlled oscillators; acquisition time; clock management; coarse tuning loop; dynamic programmability; fine tuning loop; jitter; length controller; low-power design; power consumption; range shifting phase locked loop; software control; voltage controlled oscillator; Application software; Clocks; Delay; Energy consumption; Frequency; Jitter; Phase locked loops; Tuning; Voltage control; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2001. ISCAS 2001. The 2001 IEEE International Symposium on
Conference_Location :
Sydney, NSW
Print_ISBN :
0-7803-6685-9
Type :
conf
DOI :
10.1109/ISCAS.2001.922362
Filename :
922362
Link To Document :
بازگشت