Title :
Flash memory disturbances: modeling and test
Author :
Mohammad, M.G. ; Saluja, Kewal K.
Author_Institution :
Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI, USA
Abstract :
Nonvolatile Memories (NVMs) can undergo different types of disturbances. These disturbances are particular to the technology and the cell structure of the memory element. In this paper we develop a coupling fault model that appropriately models disturbances in flash memories that use floating gate transistor as their core memory element. We describe the behavior of faulty cells under different fault models and how their characteristics change under each model. We demonstrate the inappropriateness of conventional march algorithms for testing flash memories and present a procedure to derive pseudo-algorithms that can be used in testing flash memories. In addition we present an efficient test that detects these disturbances under different fault models developed in this paper
Keywords :
cellular arrays; fault simulation; flash memories; integrated circuit modelling; cell structure; core memory element; coupling fault model; flash memory disturbances; floating gate transistor; memory element; nonvolatile memories; pseudo-algorithms; Automotive engineering; Change detection algorithms; Communication industry; Energy consumption; Fault detection; Flash memory; Nonvolatile memory; Read-write memory; Testing;
Conference_Titel :
VLSI Test Symposium, 19th IEEE Proceedings on. VTS 2001
Conference_Location :
Marina Del Rey, CA
Print_ISBN :
0-7695-1122-8
DOI :
10.1109/VTS.2001.923442