DocumentCode
1745552
Title
Convolutional decoding for reconfigurable mobile systems
Author
Lund, D. ; Barekos, V. ; Honary, B.
fYear
2001
fDate
2001
Firstpage
297
Lastpage
301
Abstract
The advent of enabling technologies for reconfigurable logic processing requires that investigation into new design methodologies is made before they can be used effectively. This paper presents the design of an FPGA configuration for the decoding of convolutional codes. These codes provide resilience in noisy transmission conditions for many different digital communication systems. The decoder can be reconfigured to decode any convolutional code up to constraint length 9 and any rate to a minimum of 1/6. This investigative design reveals methods on how to implement parametable algorithms using configurable logic
fLanguage
English
Publisher
iet
Conference_Titel
3G Mobile Communication Technologies, 2001. Second International Conference on (Conf. Publ. No. 477)
Conference_Location
London
ISSN
0537-9989
Print_ISBN
0-85296-731-4
Type
conf
DOI
10.1049/cp:20010060
Filename
923557
Link To Document