DocumentCode :
174604
Title :
More Moore landscape for system readiness - ITRS2.0 requirements
Author :
Badaroglu, Mustafa ; Ng, Kung Bo ; Salmani, Mehdi ; Kim, Sungho ; Klimeck, Gerhard ; Chang, Chorng-Ping ; Cheung, Catherine ; Fukuzaki, Yuzo
Author_Institution :
Qualcomm Technol., Leuven, Belgium
fYear :
2014
fDate :
19-22 Oct. 2014
Firstpage :
147
Lastpage :
152
Abstract :
CMOS scaling enabled simultaneous system throughput scaling by concurrent delay, power, and area shrinks with thanks to Moore´s law. System scaling is getting more difficult with the limitations in interconnect and bandwidth per power as well as the difficulties and cost of monolithic integration. This requires a holistic approach for an optimal balance of performance and power under the limits of technology. This paper covers a portfolio of More Moore technologies for power-aware device enabling value proposition for system scaling - where requirements and gaps will be addressed in the ITRS2.0 roadmap.
Keywords :
CMOS integrated circuits; integrated circuit design; CMOS; ITRS2.0; Moore landscape; Moore´s law; power-aware device; system scaling; Electrostatics; FinFETs; Logic gates; Performance evaluation; Silicon; Strain; ITRS; More Moore; PIDS; device; interconnect; lithography; roadmap;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2014 32nd IEEE International Conference on
Conference_Location :
Seoul
Type :
conf
DOI :
10.1109/ICCD.2014.6974674
Filename :
6974674
Link To Document :
بازگشت