Title :
Sp2V: accelerating post-layout spice simulation using Verilog gate-level modeling
Author :
Salimi Zebardst, A. ; Rahmati, Dara ; Yaran, Benyamin Hanidiri ; Navabi, Zainalabedin
Author_Institution :
Electr. & Comput. Eng. Dept., Tehran Univ., Iran
Abstract :
We propose a system for accelerating post-layout simulation of digital circuits. The conventional method using standard cells for layout generation leads us to perform post-layout simulation of digital circuits at the gate-level rather than the transistor or switch level. In our method, first an accurate model of each standard cell or gate is described in Verilog HDL. Then the Verilog model of design, which uses instances of gates, is generated from the corresponding Spice description through an automatic method. The result of the proposed method has a simulation gain of one to two orders of magnitude with exact functionality and a maximum 15% timing accuracy less than Spice simulation, as well as providing a complete design into high-level description, which alleviates many SPICE problems like convergence and other failures especially in large designs
Keywords :
cellular arrays; circuit layout CAD; circuit simulation; delays; digital circuits; hardware description languages; Sp2V; Spice description; Spice simulation; Verilog HDL; Verilog gate-level modeling; Verilog model; automatic method; convergence; digital circuits; failures; high-level description; layout generation; post-layout simulation; post-layout spice simulation acceleration; simulation gain; standard cells; timing accuracy; Acceleration; Accuracy; Circuit simulation; Convergence; Digital circuits; Hardware design languages; SPICE; Switches; Switching circuits; Timing;
Conference_Titel :
Electrical and Computer Engineering, 2001. Canadian Conference on
Conference_Location :
Toronto, Ont.
Print_ISBN :
0-7803-6715-4
DOI :
10.1109/CCECE.2001.933692