DocumentCode :
1747737
Title :
Maximizing functional test coverage in ASICs using evolutionary algorithms
Author :
Aktan, B. ; Shor, M. ; Greenwood, G. ; Doyle, P.
Author_Institution :
Enterprise Chipset Div., Intel Corp., Hillsboro, OR, USA
Volume :
1
fYear :
2001
fDate :
2001
Firstpage :
178
Abstract :
This paper describes a prototype test bench used at the Intel Corporation´s Oregon Design Center to functionally test ASICs. The test bench uses an evolutionary algorithm, but a direct approach is not used-i.e., the evolutionary algorithm does not explicity evolve the test patterns. Instead, an indirect approach is used where the evolutionary algorithm evolves a set of control parameters, and it is these parameters that the test bench uses to create the test pattern set. Preliminary test results from a moderate size ASIC are presented to show the effectiveness of our method
Keywords :
application specific integrated circuits; electronic engineering computing; evolutionary computation; integrated circuit testing; ASICs; control parameters; evolutionary algorithms; functional test coverage; prototype test bench; Application specific integrated circuits; Automatic control; Automatic test equipment; Automatic testing; Circuit testing; Evolutionary computation; Manufacturing; Optimal control; Protocols; Prototypes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Evolutionary Computation, 2001. Proceedings of the 2001 Congress on
Conference_Location :
Seoul
Print_ISBN :
0-7803-6657-3
Type :
conf
DOI :
10.1109/CEC.2001.934387
Filename :
934387
Link To Document :
بازگشت