DocumentCode :
1747858
Title :
LOTTERYBUS: a new high-performance communication architecture for system-on-chip designs
Author :
Lahiri, Kanishka ; Raghunathan, Anand ; Lakshminarayana, Ganesh
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., San Diego, La Jolla, CA, USA
fYear :
2001
fDate :
2001
Firstpage :
15
Lastpage :
20
Abstract :
The LOTTERYBUS architecture was designed to address the following limitations of current communication architectures: (i) lack of control over the allocation of communication bandwidth to different system components or data flows (e.g., in static priority based shared buses), leading to starvation of lower priority components in some situations, and (ii) significant latencies resulting from variations in the time-profile of the communication requests (e.g., in time division multiplexed access (TDMA) based architectures), sometimes leading to larger latencies for high-priority communications. We present two variations of LOTTERYBUS: the first is a low overhead architecture with statically configured parameters, while the second variant is a more sophisticated architecture, in which values of the architectural parameters are allowed to vary dynamically. Our experiments investigate the performance of the LOTTERYBUS architecture across a wide range of communication traffic characteristics. In addition, we also analyze its performance in a 4×4 ATM switch sub-system design. The results demonstrate that the LOTTERYBUS architecture is (i) capable of providing the designer with fine grained control over the bandwidth allocated to each SoC component or data flow, and (ii) well suited to provide high priority communication traffic with low latencies (we observed upto 85.4% reduction in communication latencies over conventional on-chip communication architectures).
Keywords :
application specific integrated circuits; delays; integrated circuit design; integrated circuit interconnections; time division multiple access; LOTTERYBUS; architectural parameters; communication bandwidth; communication traffic characteristics; fine grained control; high priority communication traffic; high-performance communication architecture; latencies; low overhead architecture; static priority based shared buses; statically configured parameters; system-on-chip designs; time division multiplexed access; time-profile; Bandwidth; Communication system control; Communication system traffic control; Control systems; Delay; Performance analysis; Switches; System-on-a-chip; Time division multiple access; Time division multiplexing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2001. Proceedings
ISSN :
0738-100X
Print_ISBN :
1-58113-297-2
Type :
conf
DOI :
10.1109/DAC.2001.156100
Filename :
935469
Link To Document :
بازگشت