Title :
Robust interfaces for mixed-timing systems with application to latency-insensitive protocols
Author :
Chelcea, Tiberiu ; Nowick, Steven M.
Author_Institution :
Dept. of Comput. Sci., Columbia Univ., New York, NY, USA
Abstract :
This paper presents several low-latency mixed-timing FIFO designs that interface systems on a chip working at different speeds. The connected systems can be either synchronous or asynchronous. The designs are then adapted to work between systems with very long interconnection delays, by migrating a single-clock solution by Carloni et al. (for "latency-insensitive" protocols) to mixed-timing domains. The new designs can be made arbitrarily robust with regard to metastability and interface operating speeds. Initial simulations for both latency and throughput are promising.
Keywords :
VLSI; application specific integrated circuits; buffer storage; clocks; delays; integrated circuit design; protocols; synchronisation; timing; FIFO designs; SoC; VLSIthroughput; asynchronous systems; interconnection delays; interface operating speeds; latency-insensitive protocols; metastability; mixed-timing systems; single-clock solution; synchronous systems; Application software; Clocks; Delay; Permission; Protocols; Relays; Robustness; Synchronization; Throughput; Timing;
Conference_Titel :
Design Automation Conference, 2001. Proceedings
Print_ISBN :
1-58113-297-2
DOI :
10.1109/DAC.2001.156101