DocumentCode :
1747907
Title :
Simulation-based test algorithm generation and port scheduling for multi-port memories
Author :
Wu, Chi-Feng ; Huang, Chih-Tsun ; Cheng, Kuo-Liang ; Wang, Chih-Wea ; Wu, Cheng-Wen
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2001
fDate :
2001
Firstpage :
301
Lastpage :
306
Abstract :
The paper presents a simulation-based test algorithm generation and test scheduling methodology for multi-port memories. The purpose is to minimize the testing time while keeping the test algorithm in a simple and regular format for easy test generation, fault diagnosis, and built-in self-test (BIST) circuit implementation. Conventional functional fault models are used to generate tests covering most defects. In addition, multi-port specific defects are covered using structural fault models. Port-scheduling is introduced to take advantage of the inherent parallelism among different ports. Experimental results for commonly used multi-port memories, including dual-port, four-port, and n-read-l-write memories, have been obtained, showing that efficient test algorithms can be generated and scheduled to meet different test bandwidth constraints. Moreover, memories with more ports benefit more with respect to testing time.
Keywords :
built-in self test; fault diagnosis; integrated circuit testing; integrated memory circuits; random-access storage; scheduling; BIST circuit implementation; RAM; built-in self-test; fault diagnosis; multi-port memories; multiport specific defects; port scheduling; simulation-based test algorithm generation; structural fault models; Automatic testing; Bandwidth; Built-in self-test; Circuit faults; Circuit simulation; Circuit testing; Fault diagnosis; Permission; Processor scheduling; Scheduling algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2001. Proceedings
ISSN :
0738-100X
Print_ISBN :
1-58113-297-2
Type :
conf
DOI :
10.1109/DAC.2001.156155
Filename :
935524
Link To Document :
بازگشت