DocumentCode :
1751296
Title :
Ultra-low power DLMS adaptive filter for hearing aid applications
Author :
Kim, Hyung-il ; Roy, Kaushik
Author_Institution :
Dept. of Electr. Eng. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
fYear :
2001
fDate :
2001
Firstpage :
352
Lastpage :
357
Abstract :
We present an ultra-low power DLMS (delayed least mean square) adaptive filter working in the sub-threshold region for hearing aid applications. Sub-threshold operation was accomplished by using a parallel architecture with pseudo NMOS logic style. The parallel architecture enabled us to run the system at a lower clock rate with a reduced supply voltage, while maintaining the same throughput. Pseudo NMOS logic operating in the sub-threshold region (Sub-Pseudo NMOS) provided better power-delay product than subthreshold CMOS (Sub-CMOS) logic. Simulation results show that the system can process voice signals at a throughput of 22 kHz with a supply voltage of 400 mV and achieve 91% improvement in energy compared to the non-parallel architecture using standard CMOS logic
Keywords :
MOS digital integrated circuits; adaptive filters; adaptive signal processing; digital filters; digital signal processing chips; hearing aids; least mean squares methods; low-power electronics; parallel architectures; pipeline processing; 22 kHz; 400 mV; clock rate reduction; delayed least mean square adaptive filter; hearing aid applications; parallel architecture; power-delay product; pseudo NMOS logic style; sub-threshold operation; supply voltage reduction; ultra-low power DLMS adaptive filter; voice signal processing; Adaptive filters; Auditory system; CMOS logic circuits; Clocks; Delay; MOS devices; Parallel architectures; Signal processing; Throughput; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, International Symposium on, 2001.
Conference_Location :
Huntington Beach, CA
Print_ISBN :
1-58113-371-5
Type :
conf
DOI :
10.1109/LPE.2001.945431
Filename :
945431
Link To Document :
بازگشت