DocumentCode :
1752229
Title :
Architecture of the high-speed standard basis multiplier with delay-boxes over GF(2m)
Author :
Choi, Sungsoo ; Lee, Youngkou ; Jeon, Hoin ; Kim, Kiseon
Author_Institution :
Dept. of Inf. & Commun., Kwangju Inst. of Sci. & Technol., South Korea
Volume :
1
fYear :
2001
fDate :
2001
Firstpage :
399
Abstract :
We design an alternative of the high-speed parallel multiplier based on the standard basis over GF(2m). it is composed of three types of general multiplier cells (GMC) and two types of delay boxes (DB) When we implement the proposed multiplier over GF(28 ) by using 0.8 μm CMOS standard cell library, at the 185 MHz clock-rate, the implemented multiplier has less complexity, ie, a 25% reduction from that of Berlekamp (1982) and a 33% reduction from that of Jain et al., (1998). For power-consumption, the implemented multiplier has a 29% reduction from that of Jain
Keywords :
CMOS logic circuits; Galois fields; VLSI; digital communication; flip-flops; systolic arrays; CMOS standard cell library; Galois field; VLSI; delay boxes; digital communication; general multiplier cells; high-speed parallel multiplier; standard basis; Clocks; Computer architecture; Delay; Digital communication; Galois fields; Latches; Polynomials; Software libraries; Telephony; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2001. Proceedings of IEEE Region 10 International Conference on Electrical and Electronic Technology
Print_ISBN :
0-7803-7101-1
Type :
conf
DOI :
10.1109/TENCON.2001.949623
Filename :
949623
Link To Document :
بازگشت