DocumentCode :
1753927
Title :
Optimizing and applying a scribe VC-TEG for the short-loop monitoring of Cu-via open failures
Author :
Inoue, Jiro ; Nagaishi, Hiroshi ; Sakurai, Koichi
Author_Institution :
Renesas Electron. Corp., Hitachinaka, Japan
fYear :
2010
fDate :
18-20 Oct. 2010
Firstpage :
1
Lastpage :
4
Abstract :
Cu-via open failures have become a major yield-loss factor for advanced SoCs. In this paper, we propose a new “scribe VC-TEG” for the short-loop monitoring of Cu-via open failures. The VC-TEG is to be embedded in the scribe lines of SoC product wafers. We introduce this TEG and discuss the optimization of its design. Critical area analysis (CAA) is utilized in quantitatively evaluating the TEG pattern configuration. We also demonstrate the merits of the TEG by introducing an example of its application on an actual mass production line.
Keywords :
circuit optimisation; circuit testing; copper; failure analysis; system-on-chip; Cu; Cu-via open failure short-loop monitoring; SoC product wafers; TEG pattern configuration; VC test-element group; actual mass production line; critical area analysis; optimization; scribe VC-TEG; Production;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Manufacturing (ISSM), 2010 International Symposium on
Conference_Location :
Tokyo
ISSN :
1523-553X
Print_ISBN :
978-1-4577-0392-8
Electronic_ISBN :
1523-553X
Type :
conf
Filename :
5750193
Link To Document :
بازگشت