DocumentCode :
1754226
Title :
A holistic approach to Network-on-Chip synthesis
Author :
Leary, Glenn ; Chatha, Karam S.
Author_Institution :
Dept. of CSE, Arizona State Univ., Tempe, AZ, USA
fYear :
2010
fDate :
24-29 Oct. 2010
Firstpage :
213
Lastpage :
222
Abstract :
Application specific Network-on-Chip (NoC) architectures have emerged as a leading technology to address the communication woes of multi-processor System-on-Chip architectures. Synthesis approaches for custom NoC must address several requirements including cumulative bandwidth and transaction level (TL) communication requirements, multiple application use-cases, deadlock avoidance, and router port bandwidth and arity constraints. In this paper we present a holistic algorithm for NoC synthesis which is able to address all these requirements together in an integrated manner. The approach is able to generate designs that consume minimum dynamic power consumption, and at most twice the number of routers (and leakage power) as an optimal solution. In terms of performance the technique is able to generate NoC designs with very low average communication latencies (verified by actual simulations) and equally low standard deviation (jitter) while utilizing simple best effort routers. We evaluated the effectiveness and quality of the proposed technique by comparisons with two existing approaches. Extensive experimental results are presented for synthetic/realistic multiple use case applications, cumulative/transaction traffic requirements, increasing application bandwidth requirements, and different port arity constraints.
Keywords :
network routing; network synthesis; network-on-chip; NoC architectures; bandwidth requirements; cumulative-transaction traffic requirements; deadlock avoidance; holistic approach; leakage power; minimum dynamic power consumption; multiprocessor system-on-chip architectures; network-on-chip synthesis; port arity constraints; router port bandwidth; transaction level communication requirements; Bandwidth; Complexity theory; Computer architecture; Libraries; Power demand; System recovery; Topology; Best Effort; Deadlock Avoidance; Multiple Use-Cases; Network-on-Chip; Port Arity; Synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign and System Synthesis (CODES+ISSS), 2010 IEEE/ACM/IFIP International Conference on
Conference_Location :
Scottsdale, AZ
Print_ISBN :
978-1-6055-8905-3
Type :
conf
Filename :
5751504
Link To Document :
بازگشت