Title :
Impacts of 3-D Integration Processes on Memory Retention Characteristics in Thinned DRAM Chip for High-Reliable 3-D DRAM
Author :
Kang-Wook Lee ; Tanikawa, Seiya ; Murugesan, Mariappan ; Naganuma, H. ; Ji-Choel Bea ; Fukushima, Tetsuya ; Tanaka, T. ; Koyanagi, Mitsumasa
Author_Institution :
New Ind. Creation Hatchery Center, Tohoku Univ., Sendai, Japan
Abstract :
The impacts of 3-D integration processes on memory retention characteristics in thinned DRAM chip were evaluated. The retention characteristics of DRAM cell in a DRAM chip which was face-down bonded to an interposer with under-fill degraded depending on the decreased chip thickness, especially dramatically degraded below 40- μm thickness. Meanwhile, the retention characteristics of DRAM cell in a DRAM chip which was bonded without under-fill relatively not so degraded until to 30- μm thickness, but suddenly degraded below 20- μm thickness. The retention characteristics of DRAM cell in the thinned DRAM chip which was CMP-treated dramatically degraded after intentional Cu diffusion from the backside surface at 300 °C annealing, regardless of the well structure. Meanwhile, the retention characteristics of DRAM cell in the thinned DRAM chip which was DP-treated not degraded even after Cu diffusion at 300 °C annealing.
Keywords :
DRAM chips; annealing; copper; three-dimensional integrated circuits; 3D integration process; annealing; high-reliable 3D DRAM; intentional diffusion; interposer; memory retention characteristics; temperature 300 degC; thinned DRAM chip; Annealing; DRAM chips; Silicon; Substrates; Surface treatment; Young´s modulus; 3-D DRAM; Cu TSV; Cu diffusion; Si Young´s modulus; extrinsic gettering; mechanical strength; retention time;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2013.2295244