Title :
A 1 Gb 2 GHz 128 GB/s Bandwidth Embedded DRAM in 22 nm Tri-Gate CMOS Technology
Author :
Hamzaoglu, Fatih ; Arslan, Umut ; Bisnik, Nabhendra ; Ghosh, Sudip ; Lal, Manoj B. ; Lindert, Nick ; Meterelliyoz, Mesut ; Osborne, Randy B. ; Joodong Park ; Tomishima, Shigeki ; Yih Wang ; Zhang, Kai
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Abstract :
An embedded DRAM (eDRAM) integrated into 22 nm CMOS logic technology using tri-gate high-k metal gate transistor and MIM capacitor is described. A 1 Gb eDRAM die is designed, which includes fully integrated programmable charge pumps to over- and underdrive wordlines with output voltage regulation. The die area is 77 mm2 and provides 64 GB/s Read and 64 GB/s Write at 1.05 V. 100 μs retention time is achieved at 95°C using the worst case memory array stress patterns. The 1 Gb eDRAM die is multi-chip-packaged with Haswell family Iris Pro™ die to achieve a high-end graphics part, which provides up to 75% performance improvement in silicon, across a wide range of workloads.
Keywords :
CMOS logic circuits; DRAM chips; high-k dielectric thin films; integrated circuit packaging; CMOS logic technology; Haswell family; MIM capacitor; Si; bandwidth embedded DRAM; bit rate 64 Gbit/s; eDRAM die; fully integrated programmable charge pumps; high-end graphics part; multichip package; overdrive wordlines; size 22 nm; temperature 95 degC; time 100 mus; trigate high-k metal gate transistor; underdrive wordlines; voltage 1.05 V; worst case memory array stress patterns; Arrays; Charge pumps; Clocks; Logic gates; Random access memory; Transistors; Iris Pro™; OPIO; eDRAM; memory; multi chip package;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2014.2353793