DocumentCode :
1755306
Title :
A Fast-Lock, Jitter Filtering All-Digital DLL Based Burst-Mode Memory Interface
Author :
Hossain, M. ; Aquil, Farrukh ; Pak Shing Chau ; Tsang, Brian ; Phuong Le ; Wei, Jason ; Stone, T. ; Daly, Barry ; Tran, Chanh ; Eble, John C. ; Knorpp, Kurt ; Zerbe, Jared L.
Author_Institution :
Rambus Inc., Sunnyvale, CA, USA
Volume :
49
Issue :
4
fYear :
2014
fDate :
41730
Firstpage :
1048
Lastpage :
1062
Abstract :
A 800 Mb/s to 3.2 Gb/s memory interface is designed that achieves 30% improved energy efficiency by eliminating idle mode power completely. The link is similar to a standard DDR architecture with the addition of a fast-lock DLL on the memory side that wakes up from 0 mW and locks within 3 clock cycles consuming 24 mW with residual timing error less than 33 mUI. Following initial lock, the DLL operates in a closed loop to compensate for V,T drift consuming 6 mW @ 1.6 GHz including a replica buffer. By incorporating an injection locked oscillator inside the loop, the DLL provides PLL like high frequency input jitter filtering, and corrects ±10% DCD without an additional duty cycle correction loop.
Keywords :
delay lock loops; low-power electronics; semiconductor storage; all digital DLL; bit rate 800 Mbit/s to 3.2 Gbit/s; burst mode memory interface; energy efficiency; fast lock DLL; idle mode power; injection locked oscillator; jitter filtering; power 24 mW; power 6 mW; replica buffer; Clocks; Delay lines; Delays; Jitter; Random access memory; Synchronization; Burst mode; TDC; digital DLL; fast locking; injection locking; memory;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2013.2297403
Filename :
6731609
Link To Document :
بازگشت