DocumentCode :
1755422
Title :
High-Density 3-D Capacitors for Power Systems On-Chip: Evaluation of a Technology Based on Silicon Submicrometer Pore Arrays Formed by Electrochemical Etching
Author :
Brunet, Magali ; Kleimann, Pascal
Author_Institution :
Lab. for Anal. & Archit. of Syst., Univ. de Toulouse, Toulouse, France
Volume :
28
Issue :
9
fYear :
2013
fDate :
Sept. 2013
Firstpage :
4440
Lastpage :
4448
Abstract :
This paper presents the state-of-the-art technologies currently used to produce high-density integrated capacitors for power systems on-chip applications. The use of high-k dielectrics and 3-D patterning of silicon for reaching high specific capacitance is reviewed. Integrating capacitors monolithically on the active chip or in package of power systems is discussed and solutions are proposed for minimizing series resistance and achieving a high level of integration. A technology based on nanolithography and silicon electrochemical etching is then detailed. It is shown that capacitance densities of up to 700 nF/mm2 can be obtained with a submicrometer pores array in a relatively limited thickness. The advantages and disadvantages of further decreasing the pore size to nano-sized pores (below 100 nm) are discussed.
Keywords :
electrochemistry; etching; nanolithography; nanopatterning; power capacitors; power integrated circuits; system-on-chip; 3D capacitor; 3D patterning; active chip; high-density integrated capacitor; high-k dielectrics; nanolithography; power systems on-chip; silicon electrochemical etching; silicon submicrometer pore array; Capacitance; Capacitors; Etching; Resistance; Silicon; System-on-a-chip; 3-D capacitors; Electrochemical etching; integrated passives; power systems on chip;
fLanguage :
English
Journal_Title :
Power Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0885-8993
Type :
jour
DOI :
10.1109/TPEL.2012.2233219
Filename :
6377306
Link To Document :
بازگشت