DocumentCode :
1755526
Title :
Programmable fractional-ratio frequency multiplying clock generator
Author :
Sangwoo Han ; Jintae Kim ; Jongsun Kim
Author_Institution :
Dept. of Electron. & Electr. Eng., Hongik Univ., Seoul, South Korea
Volume :
50
Issue :
3
fYear :
2014
fDate :
January 30 2014
Firstpage :
163
Lastpage :
165
Abstract :
A new programmable delay-locked loop (DLL) based fractional frequency multiplying clock generator is presented. In contrast to conventional DLL-based clock generators that generate only integer clock multiplication, the proposed clock generator provides fractional-ratio frequency multiplication while maintaining the advantages of DLLs, such as the deskewing between the input and the output clocks. Implemented in a 0.13 μm 1.2 V CMOS process, the proposed clock generator achieves an effective peak-to-peak jitter of 7.5 ps and occupies an active area of 0.018 mm2 while dissipating 9.0 mW at 1.5 GHz. The output frequency ranges from 0.85 to 1.5 GHz with programmable fractional multiplication ratios of N/M, where N = 4, 5, 8, 10 and M = 1, 2, 3.
Keywords :
CMOS integrated circuits; UHF integrated circuits; clocks; delay lock loops; frequency multipliers; CMOS process; frequency 0.85 GHz to 1.5 GHz; integer clock multiplication; power 9.0 mW; programmable delay-locked loop; programmable fractional-ratio frequency multiplying clock generator; size 0.13 mum; voltage 1.2 V;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2013.2857
Filename :
6731739
Link To Document :
بازگشت