DocumentCode :
1755689
Title :
Cryogenic Lifetime Studies of 130 nm and 65 nm nMOS Transistors for High-Energy Physics Experiments
Author :
Hoff, J.R. ; Deptuch, G.W. ; Guoying Wu ; Ping Gui
Author_Institution :
Fermi Nat. Accel. Lab., Batavia, IL, USA
Volume :
62
Issue :
3
fYear :
2015
fDate :
42156
Firstpage :
1255
Lastpage :
1261
Abstract :
The Deep Underground Neutrino Experiment will use unsurpassed quantities of liquid argon to fill a time projection chamber. Research is under way to place the electronics inside the cryostat. For reasons of efficiency and economics, the lifetimes of these circuits must be well in excess of 20 years. The principle mechanism for lifetime degradation of MOSFET devices and circuits operating at cryogenic temperatures is hot carrier degradation. It is therefore imperative that studies be performed in candidate technologies to explore hot carrier degradation and to determine if such technologies are suitable for these rigorous requirements. In this paper, 130 nm and 65 nm nMOS transistors operating at cryogenic temperatures are examined. The results show that both technologies achieve the lifetimes required by the experiment. Minimal design changes are necessary in the case of the 130 nm process and no changes whatsoever are necessary for the 65 nm process.
Keywords :
MOSFET; hot carriers; nuclear electronics; MOSFET devices; cryogenic lifetime studies; cryogenic temperatures; deep underground neutrino experiment; high-energy physics experiments; hot carrier degradation; lifetime degradation; liquid argon; nMOS transistors; size 130 nm; size 65 nm; time projection chamber; Cryogenics; Degradation; Hot carriers; Stress; Threshold voltage; Transconductance; Transistors; Cryogenic electronics; MOSFET; degradation; hot-carrier degradation;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2015.2433793
Filename :
7118268
Link To Document :
بازگشت