DocumentCode :
1756672
Title :
High Performance Stereo System for Dense 3-D Reconstruction
Author :
Michailidis, Georgios-Tsampikos ; Pajarola, R. ; Andreadis, Ioannis
Author_Institution :
Univ. of Zurich, Zurich, Switzerland
Volume :
24
Issue :
6
fYear :
2014
fDate :
41791
Firstpage :
929
Lastpage :
941
Abstract :
3-D stereo reconstruction, a technique that estimates per-pixel depth in a scene, is still a challenging problem mainly due to some prohibitive factors that limit its performance and computational ability. The aim of this paper is to present a new hardware-efficient disparity map computation, which is based on disparity space image processing using discrete dynamic systems. The hardware architecture of the proposed system was implemented on a high-end field programmable gate array (FPGA) device, offering real-time 3-D reconstruction speeds using a hardware aware architecture based on parallelism and process pipelining. The proposed architecture fulfills the requirements of real-world applications regarding resource usage, frame rates, and disparity resolution, while its implementation on an Altera Stratix IV family FPGA device can extract disparity maps of up to 1280 × 1024 pixels with up to 128 disparity levels under real-time or near real-time conditions at a clock rate of 168 MHz. Qualitative and quantitative results also demonstrate its performance and improvement over previous hardware-related studies, making our approach a suitable candidate for applications in which timing and processing constraints are critical.
Keywords :
field programmable gate arrays; image reconstruction; stereo image processing; 3-D stereo reconstruction; Altera Stratix IV; FPGA device; dense 3-D reconstruction; discrete dynamic systems; disparity resolution; disparity space image processing; hardware architecture; hardware-efficient disparity map computation; high performance stereo system; high-end field programmable gate array; processing constraints; real-time 3-D reconstruction; Cameras; Computer architecture; Field programmable gate arrays; Hardware; Real-time systems; Stereo vision; Three-dimensional displays; 3-D reconstruction; 3D reconstruction; FPGA; disparity space image (DSI); field programmable gate array (FPGA); image processing; real-time; stereo vision;
fLanguage :
English
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8215
Type :
jour
DOI :
10.1109/TCSVT.2013.2290575
Filename :
6662410
Link To Document :
بازگشت