DocumentCode :
1757034
Title :
A Low-Jitter Low-Phase-Noise 10-GHz Sub-Harmonically Injection-Locked PLL With Self-Aligned DLL in 65-nm CMOS Technology
Author :
Hong-Yeh Chang ; Yen-Liang Yeh ; Yu-Cheng Liu ; Meng-Han Li ; Chen, K.
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli, Taiwan
Volume :
62
Issue :
3
fYear :
2014
fDate :
41699
Firstpage :
543
Lastpage :
555
Abstract :
In this paper, we present design and analysis of an innovative low-jitter low-phase-noise 10-GHz sub-harmonically injection-locked phase-locked loop (PLL) with self-aligned delay-locked loop in 65-nm CMOS technology. With the proposed innovative topology, the phase between the injection signal and the voltage-controlled oscillator in the PLL can be dynamically aligned to minimize the jitter over the variations. A modified theoretical model of the sub-harmonically injection-locked PLL with self-aligned injection is developed for the design methodology. The in-band phase noise of the sub-harmonically injection-locked PLL can be significantly improved using the self-aligned sub-harmonically injection-locked technique. The design considerations of the locking range, loop bandwidth, and frequency division ratio are addressed. At 10 GHz, the measured phase noise of the proposed PLL with self-aligned injection at 1-MHz offset is -130.2 dBc/Hz with a root-mean-square jitter of 44 fs. The total dc power consumption is 62.7 mW. From 10 °C to 70 °C, the measured phase noise at 1-MHz offset and jitter are better than -129 dBc/Hz and 48 fs, respectively. This work demonstrates excellent performance and good robustness over the variations, and it can be compared to the previously reported state-of-the-art sub-harmonically injection-locked PLLs.
Keywords :
CMOS integrated circuits; MMIC oscillators; delay lock loops; field effect MMIC; injection locked oscillators; phase locked loops; phase noise; voltage-controlled oscillators; CMOS technology; dc power consumption; frequency 10 GHz; frequency division ratio; in-band phase noise; injection signal; locking range; loop bandwidth; low-jitter low-phase-noise sub-harmonically injection-locked PLL; power 62.7 mW; self-aligned DLL; size 65 nm; temperature 10 degC to 70 degC; voltage-controlled oscillator; Bandwidth; Jitter; Phase frequency detector; Phase locked loops; Phase noise; Voltage-controlled oscillators; CMOS; low-phase-noise oscillator; phase noise; phase-locked loop (PLL); voltage-controlled oscillator (VCO);
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.2014.2302747
Filename :
6732957
Link To Document :
بازگشت