DocumentCode :
1757312
Title :
Development of an Optimization Tool for RSFQ Digital Cell Library Using Particle Swarm
Author :
Tukel, Y. ; Bozbey, Ali ; Tunc, C.A.
Author_Institution :
Dept. of Electr. & Electron. Eng., TOBB Univ. of Econ. & Technol., Ankara, Turkey
Volume :
23
Issue :
3
fYear :
2013
fDate :
41426
Firstpage :
1700805
Lastpage :
1700805
Abstract :
Successful fabrication and demonstration of complex Rapid Single Flux Quantum (RSFQ) circuits depend heavily on the reliability of the cell library that is used for the design. In large-scale RSFQ integrated circuits, delay fluctuations (jitter) of each cell may occur due to fabrication tolerances. The fabrication-induced jitter of each cell might accumulate at each stage and bring out larger variations comparable with the designed delay. If such jitter is not considered while arranging timing of the circuit, it may cause the circuit to malfunction due to the shifting of SFQ pulses. Therefore, it is important to optimize and determine the delay fluctuations of each cell well before designing a large-scale integrated circuit. There are quite a number of parameters that affect the functioning and the performance of a logic gate; hence, an optimization tool is required. In this study, the progress on development of an optimization tool for a digital RSFQ cell library composed of fundamental logic gates, such as Josephson transmission lines, D-flip-flops, T-Flip-flops, splitters, and mergers are presented. Particle swarm optimization is used for an optimization algorithm, which determines the circuit parameters with minimum delay and/or jitter satisfying the required critical margin conditions.
Keywords :
flip-flops; integrated circuit design; integrated circuit manufacture; integrated circuit reliability; logic design; logic gates; particle swarm optimisation; D-flip-flops; Josephson transmission lines; RSFQ digital cell library; T-flip-flops; cell library reliability; delay fluctuations; fabrication-induced jitter; large-scale RSFQ integrated circuits; large-scale integrated circuit; logic gates; optimization tool development; particle swarm optimization; rapid single flux quantum circuits; splitters; Delay; Jitter; Libraries; Logic gates; Optimization; Particle swarm optimization; Superconductivity; Fabrication-induced jitter; PSO; RSFQ; margin; optimization; standard cell library; superconductive integrated circuit; yield optimization;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/TASC.2012.2233833
Filename :
6380590
Link To Document :
بازگشت