Title :
A 0.4-V, 90
350-MHz PLL With an Active Loop-Filter Charge Pump
Author :
Joung-Wook Moon ; Kwang-Chun Choi ; Woo-Young Choi
Author_Institution :
Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Abstract :
A 0.4-V phase-locked loop (PLL) that has much improved power efficiency is realized in standard 65-nm CMOS. The PLL employs a novel ultralow-voltage charge pump that compensates current mismatch with an active loop filter and produces significantly reduced reference spurs. Its voltage-controlled oscillator (VCO) is designed with the body-bias technique and includes an automatic frequency calibration circuit that provides low VCO gain and wide tuning range. The PLL output frequency can be tuned from 90 to 350 MHz. At 350-MHz output, the PLL consumes 109 μW, which corresponds to the power efficiency of 0.31 mW/GHz.
Keywords :
CMOS analogue integrated circuits; UHF integrated circuits; UHF oscillators; VHF circuits; VHF filters; VHF oscillators; active filters; calibration; charge pump circuits; integrated circuit design; low-power electronics; phase locked loops; voltage-controlled oscillators; PLL; VCO; automatic frequency calibration circuit; body-bias technique; current mismatch compensation; employs power efficiency; frequency 90 MHz to 350 MHz; phase-locked loop; power 109 muW; size 65 nm; standard CMOS technology; ultralow-voltage active loop-filter charge pump; voltage 0.90 V; voltage-controlled oscillator; CMOS integrated circuits; Charge pumps; Phase locked loops; Power demand; Tuning; Voltage-controlled oscillators; Active-loop filter (ALF); body-bias technique; charge pump (CP) current matching; phase-locked loop (PLL); power efficiency; reference spur; ultralow voltage (ULV);
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2014.2312800