DocumentCode :
1759108
Title :
Techniques of Dual-Path Error Amplifier and Capacitor Multiplier for On-Chip Compensation and Soft-Start Function
Author :
Pang-Jung Liu ; Chih-Yao Hsu ; Yi-Hsiang Chang
Author_Institution :
Dept. of Electr. Eng., Nat. Taipei Univ. of Technol., Taipei, Taiwan
Volume :
30
Issue :
3
fYear :
2015
fDate :
42064
Firstpage :
1403
Lastpage :
1410
Abstract :
Techniques of a dual-path error amplifier and two capacitor multipliers for providing on-chip frequency compensation and soft-start function are proposed in this paper. The concept of the dual-path error amplifier is to use two currents to charge and discharge a compensation capacitor simultaneously. As a result, the equivalent capacitance is enlarged significantly with little additional power and silicon area. The dc-dc converter with the dual-path architecture also has great performance in transient response because the compensation capacitor is reduced significantly. For the soft-start function, the subtractive-type and time-average capacitor multipliers are used to relax the restriction of the capacitance and the charging current. Consequently, it is easy to integrate the soft-start capacitance into a chip and the output overshoot voltage can be suppressed. A prototype converter fabricated with TSMC 0.35-μm 2P4M CMOS process verifies the effectiveness of the techniques of a dual-path error amplifier and two capacitor multipliers. Experimental results demonstrate the converter stability, transient response, and soft-start function. The transient recovery time and transient ripple are less than 20 μs and 25 mV, respectively, for the load current swing from 50 to 500 mA. Moreover, the soft-start time is up to 8 ms. With the proposed techniques, the external pins of the dc-dc converters are minimized and their performance is improved significantly.
Keywords :
CMOS analogue integrated circuits; DC-DC power convertors; amplifiers; capacitance; capacitors; compensation; multiplying circuits; transient response; DC-DC converter; TSMC 2P4M CMOS process; charging current; compensation capacitor; converter stability; current 50 mA to 500 mA; dual path architecture; dual path error amplifier; equivalent capacitance; on-chip frequency compensation; overshoot voltage suppression; prototype converter fabrication; size 0.35 mum; soft-start capacitance; soft-start function; subtractive type capacitor multiplier; time 20 mus; time-average capacitor multiplier; transient recovery time; transient response; transient ripple; voltage 25 mV; Capacitance; Capacitors; Delays; Equations; Output feedback; System-on-chip; Voltage control; Capacitor multiplier; dc??dc converter; frequency compensation; soft-start function; transient response;
fLanguage :
English
Journal_Title :
Power Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0885-8993
Type :
jour
DOI :
10.1109/TPEL.2014.2320282
Filename :
6805618
Link To Document :
بازگشت