DocumentCode :
1760431
Title :
On Aging-Aware Signoff for Circuits With Adaptive Voltage Scaling
Author :
Tuck-Boon Chan ; Chan, Wei-Ting Jonas ; Kahng, Andrew
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California at San Diego, La Jolla, CA, USA
Volume :
61
Issue :
10
fYear :
2014
fDate :
Oct. 2014
Firstpage :
2920
Lastpage :
2930
Abstract :
Transistor aging due to bias temperature instability (BTI) is a major reliability concern in sub-32 nm technology. To compensate for aging, designs now typically apply adaptive voltage scaling (AVS) to mitigate performance degradation by elevating supply voltage. Since varying the supply voltage also causes the BTI degradation to vary over lifetime, this presents a new challenge for margin reduction in the context of conventional signoff methodology, which characterizes timing libraries based on transistor models with pre-calculated BTI degradations for a given IC lifetime. In this paper, we study the conditions under which a circuit with AVS requires additional timing margin during signoff. Then, we propose two heuristics for chip designers to characterize an aging-derated standard-cell timing library that accounts for the impact of AVS during signoff. According to our experimental results, this aging-aware signoff approach avoids both overestimation and underestimation of aging-either of which results in power or area penalty-in AVS-enabled systems. Further, we compare circuits implemented with the aging-aware signoff method based on aging-derated libraries versus those based on a flat timing margin. We demonstrate that the flat timing margin method is more pessimistic, and that the pessimism can be mitigated by AVS.
Keywords :
ageing; integrated circuit design; integrated circuit modelling; integrated circuit reliability; AVS; BTI; adaptive voltage scaling; aging-aware signoff method; bias temperature instability; derated library method; flat timing margin method; integrated circuit lifetime; margin reduction; performance degradation; standard-cell timing library; transistor aging; transistor models; Aging; Degradation; Delays; Integrated circuit modeling; Libraries; Transistors; Adaptive voltage scaling; aging; bias temperature instability; reliability; signoff;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2014.2321204
Filename :
6856239
Link To Document :
بازگشت